#### Product data sheet

## 1. Product profile

## 1.1 General description

Based on Advanced Rugged Technology (ART), this 35 W LDMOS RF power transistor has been designed to cover a wide range of applications for ISM, broadcast and communications. The unmatched transistor has a frequency range of 1 MHz to 650 MHz.

Table 1. Application information

| Test signal | f         | V <sub>DS</sub> | $P_L$ | Gp   | ησ   |
|-------------|-----------|-----------------|-------|------|------|
|             | (MHz)     | (V)             | (W)   | (dB) | (%)  |
| CW          | 13.56     | 65              | 35    | 36.5 | 74.5 |
| CW [1]      | 10 to 54  | 65              | 35    | 28.7 | 75.3 |
| CW [1]      | 60 to 130 | 65              | 35    | 24.6 | 65.8 |

<sup>[1]</sup> Center band performance numbers across the indicated frequency range.

#### 1.2 Features and benefits

- High breakdown voltage enables class E operation up to V<sub>DS</sub> = 53 V
- Qualified up to a maximum of V<sub>DS</sub> = 65 V
- Characterized from 30 V to 65 V to support a wide range of applications
- Easy power control
- Integrated dual sided ESD protection enables class C operation and complete switch off of the transistor
- Excellent ruggedness with no device degradation
- High efficiency
- Excellent thermal stability
- Designed for broadband operation
- For RoHS compliance see the product details on the Ampleon website

#### 1.3 Applications

- Industrial, scientific and medical applications
  - Plasma generators
  - MRI systems
  - CO<sub>2</sub> lasers
  - ◆ Particle accelerators
- Broadcast
  - FM radio
  - ♦ VHF TV
- Radar
  - ◆ Non cellular communications
  - UHF radar

**Power LDMOS transistor** 

## 2. Pinning information

Table 2. Pinning

| Pin | Description | Description |   | Graphic symbol |
|-----|-------------|-------------|---|----------------|
| 1   | drain       |             |   |                |
| 2   | gate        |             | 1 | 1<br>          |
| 3   | source      | [1]         | 3 | 2              |
|     |             |             | 2 | 3              |
|     |             |             |   | sym112         |

<sup>[1]</sup> Connected to flange.

## 3. Ordering information

Table 3. Ordering information

| Package name | Orderable part number | 12NC           | 9                           | Min. orderable quantity (pieces) |
|--------------|-----------------------|----------------|-----------------------------|----------------------------------|
| SOT467C      | ART35FEU              | 9349 603 46112 | Tray; 20-fold; non-dry pack | 20                               |

## 4. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter            | Conditions | Min | Max  | Unit |
|------------------|----------------------|------------|-----|------|------|
| $V_{DS}$         | drain-source voltage | [1]        | -   | 200  | V    |
| $V_{GS}$         | gate-source voltage  |            | -9  | +13  | V    |
| T <sub>stg</sub> | storage temperature  |            | -65 | +150 | °C   |
| Tj               | junction temperature | [2]        | -   | 225  | °C   |

<sup>[1]</sup> Specified over lifetime at maximum operating temperature.

## 5. Thermal characteristics

Table 5. Thermal characteristics

According to standard MIL-STD-883E.

| Symbol               | Parameter                                | Conditions                                                     | Тур  | Unit |
|----------------------|------------------------------------------|----------------------------------------------------------------|------|------|
| R <sub>th(j-c)</sub> | thermal resistance from junction to case | T <sub>j</sub> = 105 °C, measured [1][2]<br>under RF condition | 0.92 | K/W  |

<sup>[1]</sup> Refer to application note AN221014 on the Ampleon website.

[2] See Figure 1.

<sup>[2]</sup> Continuous use at maximum temperature will affect the reliability, for details refer to the online MTF

#### **Power LDMOS transistor**



- (1)  $\delta$  = 0.1 % (single push)
- (2)  $\delta = 1 \%$
- (3)  $\delta = 5 \%$
- (4)  $\delta = 10 \%$
- (5)  $\delta = 20 \%$
- (6)  $\delta = 50 \%$
- (7)  $\delta$  = 100 % (steady state)

Fig 1. Transient thermal impedance from junction to case as a function of pulse duration

## 6. Characteristics

Table 6. DC characteristics

 $T_i = 25 \, \, ^{\circ}\!\!\! \mathrm{C}$ ; unless otherwise specified.

| Symbol              | Parameter                        | Conditions                                                         | Min | Тур | Max | Unit |
|---------------------|----------------------------------|--------------------------------------------------------------------|-----|-----|-----|------|
| $V_{(BR)DSS}$       | drain-source breakdown voltage   | $V_{GS} = 0 \text{ V}; I_D = 0.3 \text{ mA}$                       | 203 | 209 | -   | V    |
| V <sub>GS(th)</sub> | gate-source threshold voltage    | V <sub>DS</sub> = 20 V; I <sub>D</sub> = 30 mA                     | 1.5 | 2.1 | 2.5 | V    |
| I <sub>DSS</sub>    | drain leakage current            | V <sub>GS</sub> = 0 V; V <sub>DS</sub> = 65 V                      | -   | -   | 1.2 | μΑ   |
| I <sub>DSX</sub>    | drain cut-off current            | $V_{GS} = V_{GS(th)} + 3.75 \text{ V};$<br>$V_{DS} = 20 \text{ V}$ | -   | 4.6 | -   | Α    |
| I <sub>GSS</sub>    | gate leakage current             | V <sub>GS</sub> = 13 V; V <sub>DS</sub> = 0 V                      | -   | -   | 120 | nA   |
| R <sub>DS(on)</sub> | drain-source on-state resistance | $V_{GS} = V_{GS(th)} + 3.75 \text{ V};$<br>$I_D = 1.05 \text{ A}$  | -   | 1.6 | -   | Ω    |

Table 7. AC characteristics

 $T_i$  = 25 °C; unless otherwise specified.

| Symbol           | Parameter            | Conditions                                                       | Min | Тур   | Max | Unit |
|------------------|----------------------|------------------------------------------------------------------|-----|-------|-----|------|
| C <sub>rs</sub>  | feedback capacitance | $V_{GS} = 0 \text{ V}; V_{DS} = 65 \text{ V}; f = 1 \text{ MHz}$ | -   | 0.087 | -   | pF   |
| C <sub>iss</sub> | input capacitance    | $V_{GS} = 0 \text{ V}; V_{DS} = 65 \text{ V}; f = 1 \text{ MHz}$ | -   | 48.39 | -   | pF   |
| C <sub>oss</sub> | output capacitance   | V <sub>GS</sub> = 0 V; V <sub>DS</sub> = 65 V; f = 1 MHz         | -   | 14.22 | -   | pF   |



 $V_{GS} = 0 V$ ; f = 1 MHz

Fig 2. Output capacitance as a function of drain-source voltage; typical values

Table 8. RF characteristics

Test signal: CW pulsed;  $t_p$  = 100  $\mu$ s;  $\delta$  = 10 %; f = 108 MHz; RF performance at  $V_{DS}$  = 65 V;  $I_{Dq}$  = 20 mA;  $T_{case}$  = 25 °C; unless otherwise specified; in a class-AB production test circuit.

| Symbol     | Parameter         | Conditions            | Min | Тур  | Max | Unit |
|------------|-------------------|-----------------------|-----|------|-----|------|
| Gp         | power gain        | P <sub>L</sub> = 35 W | 29  | 31   | -   | dB   |
| RLin       | input return loss | P <sub>L</sub> = 35 W | -   | -24  | -9  | dB   |
| $\eta_{D}$ | drain efficiency  | P <sub>L</sub> = 35 W | 67  | 70.5 | -   | %    |

ART35FE

**Power LDMOS transistor** 

## 7. Test information

### 7.1 Ruggedness in class-AB operation

The ART35FE is capable of withstanding a load mismatch corresponding to VSWR  $\geq$  65 : 1 through all phases under the following conditions:  $V_{DS}$  = 65 V;  $I_{Dq}$  = 20 mA;  $P_L$  = 35 W; f = 108 MHz; CW and CW pulsed ( $t_p$  = 100  $\mu$ s;  $\delta$  = 10 %).

## 7.2 Impedance information



**Table 9. Typical push-pull impedance** Simulated  $Z_i$  and  $Z_L$  device impedance.

| f                      | Zi                  | Z <sub>L</sub> | PL  |  |  |  |
|------------------------|---------------------|----------------|-----|--|--|--|
| (MHz)                  | <b>(</b> Ω <b>)</b> | (Ω)            | (W) |  |  |  |
| V <sub>DS</sub> = 65 V |                     |                |     |  |  |  |
| 108                    | 10.4 – j52.5        | 38.7 + j28.8   | 35  |  |  |  |
| V <sub>DS</sub> = 35 V |                     |                |     |  |  |  |
| 108                    | 10.4 – j52.5        | 36.4 + j23.0   | 12  |  |  |  |

#### 7.3 Test circuit



Table 10. List of components

For test circuit see Figure 4.

| Component  | Description                       | Value                  | Remarks                       |
|------------|-----------------------------------|------------------------|-------------------------------|
| C1, C4, C7 | multilayer ceramic chip capacitor | 1 nF [1][2]            |                               |
| C2         | multilayer ceramic chip capacitor | 82 pF [1][2]           |                               |
| C3         | multilayer ceramic chip capacitor | 4.7 μF, 100 V          | Murata:<br>GRM31CC72A475KE11L |
| C5         | multilayer ceramic chip capacitor | 15 pF [1][2]           |                               |
| C6         | multilayer ceramic chip capacitor | 24 pF [1][2]           |                               |
| C8, C9     | multilayer ceramic chip capacitor | 620 pF [1][2]          |                               |
| C10        | multilayer ceramic chip capacitor | 4.7 μF, 100 V          | TDK:<br>CGA9N2X7R2A465K230    |
| C11        | electrolytic capacitor            | 470 μF, 100 V          |                               |
| L1         | midi spring air core inductor     | 82 nH                  | Coilcraft: 1515SQ-82NGEC      |
| L2         | air core inductor                 | 5.5 turns,<br>D = 5 mm | 1 mm copper wire              |
| L3         | air core inductor                 | 5 turns,<br>D = 5 mm   | 1 mm copper wire              |
| R1         | chip resistor                     | 5.1 kΩ                 | SMD 1206                      |
| R2         | chip resistor                     | 0.01 Ω                 | FC4L110R010FER                |

<sup>[1]</sup> American Technical Ceramics type 800B or capacitor of same quality.

<sup>[2]</sup> Vertical mounted.

#### **Power LDMOS transistor**

## 7.4 Graphical data

#### 7.4.1 CW pulsed



 $V_{DS}$  = 65 V;  $I_{Dq}$  = 20 mA; f = 108 MHz;  $t_p$  = 100  $\mu s;$   $\delta$  = 10 %.

Fig 5. Power gain and drain efficiency as function of output power; typical values



 $V_{DS}$  = 65 V;  $I_{Dq}$  = 20 mA; f = 108 MHz;  $t_p$  = 100  $\mu s;$   $\delta$  = 10 %.

- (1)  $P_{L(1dB)} = 45.31 \text{ dBm } (34 \text{ W})$
- (2)  $P_{L(3dB)} = 45.91 \text{ dBm } (39 \text{ W})$

Fig 6. Output power as a function of input power; typical values

#### **Power LDMOS transistor**



 $V_{DS}$  = 65 V; f = 108 MHz;  $t_p$  = 100  $\mu s;$   $\delta$  = 10 %.

- (1)  $I_{Dq} = 10 \text{ mA}$
- (2)  $I_{Dq} = 20 \text{ mA}$
- (3)  $I_{Dq} = 50 \text{ mA}$
- (4)  $I_{Dq} = 100 \text{ mA}$
- (5)  $I_{Dq} = 150 \text{ mA}$
- (6)  $I_{Dq} = 200 \text{ mA}$

Fig 7. Power gain as a function of output power; typical values



 $V_{DS}$  = 65 V; f = 108 MHz;  $t_p$  = 100  $\mu$ s;  $\delta$  = 10 %.

- (1)  $I_{Dq} = 10 \text{ mA}$
- (2)  $I_{Dq} = 20 \text{ mA}$
- (3)  $I_{Dq} = 50 \text{ mA}$
- (4)  $I_{Dq} = 100 \text{ mA}$
- (5)  $I_{Dq} = 150 \text{ mA}$
- (6)  $I_{Dq} = 200 \text{ mA}$

Fig 8. Drain efficiency as a function of output power; typical values

#### **Power LDMOS transistor**



 $I_{Dq}$  = 20 mA; f = 108 MHz;  $t_p$  = 100  $\mu$ s;  $\delta$  = 10 %.

- (1)  $V_{DS} = 65 \text{ V}$
- (2)  $V_{DS} = 60 \text{ V}$
- (3)  $V_{DS} = 55 \text{ V}$
- (4)  $V_{DS} = 50 \text{ V}$
- (5)  $V_{DS} = 40 \text{ V}$
- (6)  $V_{DS} = 30 \text{ V}$

Fig 9. Power gain as a function of output power; typical values



 $I_{Dq}$  = 20 mA; f = 108 MHz;  $t_p$  = 100  $\mu s;$   $\delta$  = 10 %.

- (1)  $V_{DS} = 65 \text{ V}$
- (2)  $V_{DS} = 60 \text{ V}$
- (3)  $V_{DS} = 55 V$
- (4)  $V_{DS} = 50 \text{ V}$
- (5)  $V_{DS} = 40 \text{ V}$
- (6)  $V_{DS} = 30 \text{ V}$

Fig 10. Drain efficiency as a function of output power; typical values

#### 7.4.2 CW



 $V_{DS}$  = 65 V;  $I_{Dq}$  = 20 mA; f = 108 MHz.

Fig 11. Power gain and drain efficiency as function of output power; typical values



 $V_{DS}$  = 65 V;  $I_{Dq}$  = 20 mA; f = 108 MHz.

- (1)  $P_{L(1dB)} = 45.31 \text{ dBm } (34 \text{ W})$
- (2)  $P_{L(3dB)} = 45.91 \text{ dBm } (39 \text{ W})$

Fig 12. Output power as a function of input power; typical values

#### **Power LDMOS transistor**



 $V_{DS} = 65 \text{ V}; f = 108 \text{ MHz}.$ 

- (1)  $I_{Dq} = 10 \text{ mA}$
- (2)  $I_{Dq} = 20 \text{ mA}$
- (3)  $I_{Dq} = 50 \text{ mA}$
- (4)  $I_{Dq} = 100 \text{ mA}$
- (5)  $I_{Dq} = 150 \text{ mA}$
- (6)  $I_{Dq} = 200 \text{ mA}$

Fig 13. Power gain as a function of output power; typical values



V<sub>DS</sub> = 65 V; f = 108 MHz.

- (1)  $I_{Dq} = 10 \text{ mA}$
- (2)  $I_{Dq} = 20 \text{ mA}$
- (3)  $I_{Dq} = 50 \text{ mA}$
- (4)  $I_{Dq} = 100 \text{ mA}$
- (5)  $I_{Dq} = 150 \text{ mA}$
- (6)  $I_{Dq} = 200 \text{ mA}$

Fig 14. Drain efficiency as a function of output power; typical values

#### **Power LDMOS transistor**



 $I_{Dq} = 20 \text{ mA}$ ; f = 108 MHz.

- (1)  $V_{DS} = 65 \text{ V}$
- (2)  $V_{DS} = 60 \text{ V}$
- (3)  $V_{DS} = 55 V$
- (4)  $V_{DS} = 50 \text{ V}$
- (5)  $V_{DS} = 40 \text{ V}$
- (6)  $V_{DS} = 30 \text{ V}$

Fig 15. Power gain as a function of output power; typical values



 $I_{Dq} = 20 \text{ mA}$ ; f = 108 MHz.

- (1)  $V_{DS} = 65 V$
- (2)  $V_{DS} = 60 \text{ V}$
- (3)  $V_{DS} = 55 V$
- (4)  $V_{DS} = 50 \text{ V}$
- (5)  $V_{DS} = 40 \text{ V}$
- (6)  $V_{DS} = 30 \text{ V}$

Fig 16. Drain efficiency as a function of output power; typical values

## 8. Package outline

#### Flanged ceramic package; 2 mounting holes; 2 leads

**SOT467C** 



| OUTLINE |     | REFER | ENCES | EUROPEAN   | ISSUE DATE                      |
|---------|-----|-------|-------|------------|---------------------------------|
| VERSION | IEC | JEDEC | EIAJ  | PROJECTION | ISSUE DATE                      |
| SOT467C |     |       |       |            | <del>99-12-28</del><br>12-05-02 |

Fig 17. Package outline SOT467C

**Power LDMOS transistor** 

## 9. Handling information

#### CAUTION



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.

Table 11. ESD sensitivity

| ESD model                                                                | Class |
|--------------------------------------------------------------------------|-------|
| Charged Device Model (CDM); According to ANSI/ESDA/JEDEC standard JS-002 | C2A   |
| Human Body Model (HBM); According to ANSI/ESDA/JEDEC standard JS-001     | 2     |

## 10. Abbreviations

Table 12. Abbreviations

| Acronym | Description                                  |
|---------|----------------------------------------------|
| CW      | Continuous Wave                              |
| ESD     | ElectroStatic Discharge                      |
| FM      | Frequency Modulation                         |
| ISM     | Industrial, Scientific and Medical           |
| LDMOS   | Laterally Diffused Metal-Oxide Semiconductor |
| MRI     | Magnetic Resonance Imaging                   |
| MTF     | Median Time to Failure                       |
| RoHS    | Restriction of Hazardous Substances          |
| UHF     | Ultra High Frequency                         |
| VHF     | Very High Frequency                          |
| VSWR    | Voltage Standing Wave Ratio                  |

## 11. Revision history

Table 13. Revision history

| Document ID    | Release date                           | Data sheet status  | Change notice | Supersedes  |  |
|----------------|----------------------------------------|--------------------|---------------|-------------|--|
| ART35FE v.3    | 20240903                               | Product data sheet | -             | ART35FE v.2 |  |
| Modifications: | Section 1.1 on page 1: updated section |                    |               |             |  |
|                | Section 5 on page 2: updated section   |                    |               |             |  |
|                | Section 7 on page 5: updated section   |                    |               |             |  |
| ART35FE v.2    | 20220708                               | Product data sheet | -             | ART35FE v.1 |  |
| ART35FE v.1    | 20201207                               | Product data sheet | -             | -           |  |

**Power LDMOS transistor** 

## 12. Legal information

#### 12.1 Data sheet status

| Document status[1][2]          | Product status[3]                                                                | Definition                                                                            |
|--------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                                                                      | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | et Qualification This document contains data from the preliminary specification. |                                                                                       |
| Product [short] data sheet     | Production                                                                       | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.ampleon.com.

#### 12.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Ampleon does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Ampleon sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Ampleon and its customer, unless Ampleon and customer have explicitly agreed otherwise in writing. An agreement according to which the functions and qualities of Ampleon products exceed those described in the Product data sheet is invalid.

#### 12.3 Disclaimers

**Maturity** — After the relevant product(s) have passed the Release Gate in Ampleon's release process, Ampleon will confirm the final version in writing

Limited warranty and liability — Ampleon uses its best efforts to keep the information in this document accurate and reliable. However, Ampleon gives no representations or warranties, expressed or implied, as to the accuracy or completeness of such information and assumes no liability for the consequences of the use of such information. Ampleon is not liable for content provided by an external information source.

In no event and irrespective of the legal basis (contract, tort (including negligence) statutory liability, misrepresentation, indemnity or any other area of law) shall Ampleon be liable for any indirect, incidental, punitive, special or consequential damages (including but without limitation loss of profit or revenue, loss of use or loss of production, loss of data, cost of capital, cost of substitute goods, property damage external to the Ampleon products and any damage, expenditure or loss arising out of such damage, business interruption, costs related to the removal or replacement of any products or rework charges) or any of the foregoing suffered by any third party.

Notwithstanding any damages that customer might incur for any reason whatsoever, Ampleon's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of Ampleon.

Right to make changes — Ampleon reserves the right to change information including but without limitation specifications and product descriptions published in this document at any time and without notice. This document supersedes and replaces all information regarding these products supplied prior to the publication hereof.

Suitability for use — Ampleon products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Ampleon product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Insofar as a customer or another party nevertheless uses Ampleon products unlawfully for such purposes, Ampleon and its suppliers are not liable for any damages.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Ampleon makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Ampleon products, and Ampleon is not liable for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Ampleon product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers shall provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Ampleon is not liable related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for and shall do all necessary testing for the customer's applications and products using Ampleon products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Ampleon is not liable in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not guaranteed. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Ampleon products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.ampleon.com/terms">http://www.ampleon.com/terms</a>, unless otherwise agreed in a valid written individual agreement. In the event of signing an individual agreement the terms and conditions of the respective agreement shall apply. Ampleon hereby expressly objects to and rejects the validity of customer's terms and conditions regarding the purchase of Ampleon products by customer.

#### **Power LDMOS transistor**

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific Ampleon product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Ampleon is not liable for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer breaches this and uses the products for design and use in automotive applications in accordance with automotive specifications and standards, (a) Ampleon gives no warranty, representation or other guarantees of any kind with respect to such automotive applications, use and specifications, and (b) such use is solely and exclusively at customer's own risk, and (c) customer fully indemnifies Ampleon against any and all liability, damages or failed product claims, including against third parties, arising out of customer's design and use of the product for automotive applications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 12.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 13. Contact information

For more information, please visit: http://www.ampleon.com

For sales office addresses, please visit: <a href="http://www.ampleon.com/sales">http://www.ampleon.com/sales</a>

**AMPLEON** 

# **ART35FE**

#### **Power LDMOS transistor**

## 14. Contents

| 1     | Product profile                    |
|-------|------------------------------------|
| 1.1   | General description 1              |
| 1.2   | Features and benefits1             |
| 1.3   | Applications                       |
| 2     | Pinning information 2              |
| 3     | Ordering information               |
| 4     | Limiting values                    |
| 5     | Thermal characteristics 2          |
| 6     | Characteristics 4                  |
| 7     | Test information 5                 |
| 7.1   | Ruggedness in class-AB operation 5 |
| 7.2   | Impedance information 5            |
| 7.3   | Test circuit 6                     |
| 7.4   | Graphical data 7                   |
| 7.4.1 | CW pulsed                          |
| 7.4.2 | CW                                 |
| 8     | Package outline                    |
| 9     | Handling information 13            |
| 10    | Abbreviations                      |
| 11    | Revision history                   |
| 12    | Legal information 14               |
| 12.1  | Data sheet status                  |
| 12.2  | Definitions                        |
| 12.3  | Disclaimers                        |
| 12.4  | Trademarks15                       |
| 13    | Contact information                |
| 11    | Contents 16                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

All rights reserved.